# International **TOR** Rectifier

Data Sheet No. PD60062 revO (NOTE:For new designs, we recommend IR's new product IRS2153D) IR2153(D)(S) &(PbF)

## SELF-OSCILLATING HALF-BRIDGE DRIVER

#### Features

- Integrated 600V half-bridge gate driver
- 15.6V zener clamp on Vcc
- True micropower start up
- Tighter initial deadtime control
- Low temperature coefficient deadtime
- Shutdown feature (1/6th Vcc) on C<sub>T</sub> pin
- Increased undervoltage lockout Hysteresis (1V)
- Lower power level-shifting circuit
- Constant LO, HO pulse widths at startup
- Lower di/dt gate driver for better noise immunity
- Low side output in phase with RT
- Internal 50nsec (typ.) bootstrap diode (IR2153D)
- Excellent latch immunity on all inputs and outputs
- ESD protection on all leads
- Also available LEAD-FREE

#### Description

The IR2153D(S) are an improved version of the popular IR2155 and IR2151 gate driver ICs, and incor-

#### **Product Summary**

| VOFFSET            | 600V max. |
|--------------------|-----------|
| Duty Cycle         | 50%       |
| Tr/Tp              | 80/40ns   |
| V <sub>clamp</sub> | 15.6V     |
| Deadtime (typ.)    | 1.2 µs    |

#### Packages



porates a high voltage half-bridge gate driver with a front end oscillator similar to the industry standard CMOS 555 timer. The IR2153 provides more functionality and is easier to use than previous ICs. A shutdown feature has been designed into the C<sub>T</sub> pin, so that both gate driver outputs can be disabled using a low voltage control signal. In addition, the gate driver output pulse widths are the same once the rising undervoltage lockout threshold on V<sub>CC</sub> has been reached, resulting in a more stable profile of frequency vs time at startup. Noise immunity has been improved significantly, both by lowering the peak di/dt of the gate drivers, and by increasing the undervoltage lockout hysteresis to 1V. Finally, special attention has been payed to maximizing the latch immunity of the device, and providing comprehensive ESD protection on all pins.

### **Typical Connections**



#### IR2153(D)(S) & (PbF) NOTE:For new designs, we recommend

IR's new product IRS2153D

#### **Absolute Maximum Ratings**

Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM, all currents are defined positive into any lead. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions.

| Symbol              | Definition                                           | Min.          | Max.                 | Units                 |      |
|---------------------|------------------------------------------------------|---------------|----------------------|-----------------------|------|
| VB                  | High side floating supply voltage                    |               | -0.3                 | 625                   |      |
| VS                  | High side floating supply offset voltage             |               | V <sub>B</sub> - 25  | V <sub>B</sub> + 0.3  |      |
| V <sub>HO</sub>     | High side floating output voltage                    |               | V <sub>S</sub> - 0.3 | V <sub>B</sub> + 0.3  |      |
| V <sub>LO</sub>     | Low side output voltage                              |               | -0.3                 | V <sub>CC</sub> + 0.3 | - V  |
| V <sub>RT</sub>     | R <sub>T</sub> pin voltage                           |               | -0.3                 | V <sub>CC</sub> + 0.3 |      |
| V <sub>CT</sub>     | C <sub>T</sub> pin voltage                           |               | -0.3                 | V <sub>CC</sub> +0.3  |      |
| Icc                 | Supply current (note 1)                              |               | _                    | 25                    | mA   |
| I <sub>RT</sub>     | R <sub>T</sub> pin current                           |               | -5                   | 5                     |      |
| dV <sub>s</sub> /dt | Allowable offset voltage slew rate                   |               | -50                  | 50                    | V/ns |
| PD                  | Maximum power dissipation @ $T_A \le +25^{\circ}C$   | (8 Lead DIP)  | _                    | 1.0                   | w    |
|                     | (8 Lead SOIC)                                        |               | _                    | 0.625                 | · vv |
| RthJA               | Thermal resistance, junction to ambient (8 Lead DIP) |               | _                    | 125                   | °C/W |
|                     |                                                      | (8 Lead SOIC) | _                    | 200                   | C/VV |
| Tj                  | Junction temperature                                 |               | -55                  | 150                   |      |
| Τ <sub>S</sub>      | Storage temperature                                  |               | -55                  | 150                   | °C   |
| ΤL                  | Lead temperature (soldering, 10 seconds)             |               | _                    | 300                   |      |

#### **Recommended Operating Conditions**

For proper operation the device should be used within the recommended conditions.

| Symbol          | Definition                                            | Min.                  | Max.   | Units |
|-----------------|-------------------------------------------------------|-----------------------|--------|-------|
| V <sub>Bs</sub> | High side floating supply voltage                     | V <sub>CC</sub> - 0.7 | VCLAMP |       |
| VS              | Steady state high side floating supply offset voltage | -3.0 (note 2)         | 600 V  |       |
| Vcc             | Supply voltage                                        | 10                    | VCLAMP |       |
| Icc             | Supply current                                        | (note 3)              | 5      | mA    |
| Tj              | Junction temperature                                  | -40                   | 125    | °C    |

- Note 1: This IC contains a zener clamp structure between the chip V<sub>CC</sub> and COM which has a nominal breakdown voltage of 15.6V. Please note that this supply pin should not be driven by a DC, low impedance power source greater than the V<sub>CLAMP</sub> specified in the Electrical Characteristics section.
- Note 2: Care should be taken to avoid output switching conditions where the V<sub>S</sub> node flies inductively below ground by more than 5V.
- Note 3: Enough current should be supplied to the V<sub>CC</sub> pin of the IC to keep the internal 15.6V zener diode clamping the voltage at this pin.

#### **Recommended Component Values**

| Symbol         | Component                          | Min. | Max. | Units |
|----------------|------------------------------------|------|------|-------|
| R <sub>T</sub> | Timing resistor value              | 10   | _    | kΩ    |
| CT             | C <sub>T</sub> pin capacitor value | 330  | _    | pF    |



#### IR2153(D)(S) & (PbF) NOTE:For new designs, we recommend

#### **Electrical Characteristics**

 $V_{BIAS}$  (V<sub>CC</sub>, V<sub>BS</sub>) = 12V, C<sub>L</sub> = 1000 pF, C<sub>T</sub> = 1 nF and T<sub>A</sub> = 25°C unless otherwise specified. The V<sub>IN</sub>, V<sub>TH</sub> and I<sub>IN</sub> parameters are referenced to COM. The V<sub>O</sub> and I<sub>O</sub> parameters are referenced to COM and are applicable to the respective output leads: HO or LO.

| Low Voltage Supply Characteristics |                                                        |      |       |      |       |                                                  |  |
|------------------------------------|--------------------------------------------------------|------|-------|------|-------|--------------------------------------------------|--|
| Symbo                              | I Definition                                           | Min. | Тур.  | Max. | Units | <b>Test Conditions</b>                           |  |
| V <sub>CCUV+</sub>                 | Rising V <sub>CC</sub> undervoltage lockout threshold  | 8.1  | 9.0   | 9.9  |       |                                                  |  |
| VCCUV-                             | Falling V <sub>CC</sub> undervoltage lockout threshold | 7.2  | 8.0   | 8.8  | V     |                                                  |  |
| VCCUVH                             | V <sub>CC</sub> undervoltage lockout Hysteresis        | 0.5  | 1.0   | 1.5  |       |                                                  |  |
| IQCCUV                             | Micropower startup V <sub>CC</sub> supply current      | —    | 75    | 150  |       | V <sub>CC</sub> ≤V <sub>CCUV</sub> -             |  |
| IQCC                               | Quiescent V <sub>CC</sub> supply current               | —    | 500   | 950  | μΑ    |                                                  |  |
| VCLAMP                             | V <sub>CC</sub> zener clamp voltage                    | 14.4 | 15.6  | 16.8 | V     | $I_{CC} = 5mA$                                   |  |
| Floatir                            | ng Supply Characteristics                              |      |       |      |       |                                                  |  |
| Symbo                              | Definition                                             | Min. | Тур.  | Max. | Units | Test Conditions                                  |  |
| IQBSUV                             | Micropower startup VBS supply current                  | _    | 0     | 10   |       | VCC ≤ VCCUV-                                     |  |
| I <sub>QBS</sub>                   | Quiescent VBS supply current                           | _    | 30    | 50   | μΑ    |                                                  |  |
| VBSMIN                             | Minimum required V <sub>BS</sub> voltage for proper    | -    | 4.0   | 5.0  | V     | V <sub>CC</sub> =V <sub>CCUV+</sub> + 0.1V       |  |
|                                    | functionality from R <sub>T</sub> to HO                |      |       |      |       |                                                  |  |
| I <sub>LK</sub>                    | Offset supply leakage current                          | —    | _     | 50   | μΑ    | $V_B = V_S = 600V$                               |  |
| VF                                 | Bootstrap diode forward voltage (IR2153D)              | 0.5  | _     | 1.0  | V     | IF = 250mA                                       |  |
|                                    | tor I/O Characteristics                                | Min. | Тур.  | Max. | Units | Test Conditions                                  |  |
| fosc                               | Oscillator frequency                                   | 19.4 | 20    | 20.6 |       | R <sub>T</sub> = 36.9kΩ                          |  |
| .030                               |                                                        | 94   | 100   | 106  | kHz   | $RT = 7.43k\Omega$                               |  |
| d                                  | RT pin duty cycle                                      | 48   | 50    | 52   | %     | fo < 100kHz                                      |  |
| ICT                                | CT pin current                                         | —    | 0.001 | 1.0  | uA    |                                                  |  |
| ICTUV                              | UV-mode CT pin pulldown current                        | 0.30 | 0.70  | 1.2  | mA    | $V_{CC} = 7V$                                    |  |
| VCT+                               | Upper CT ramp voltage threshold                        | —    | 8.0   | —    |       |                                                  |  |
| Vct-                               | Lower CT ramp voltage threshold                        | —    | 4.0   | —    | V     |                                                  |  |
| VCTSD                              | CT voltage shutdown threshold                          | 1.8  | 2.1   | 2.4  |       |                                                  |  |
| V <sub>RT+</sub>                   | High-level RT output voltage, VCC - VRT                | —    | 10    | 50   |       | I <sub>RT</sub> = 100μA                          |  |
|                                    |                                                        |      | 100   | 300  |       | I <sub>RT</sub> = 1mA                            |  |
| Vrt-                               | Low-level RT output voltage                            |      | 10    | 50   |       | I <sub>RT</sub> = 100μA                          |  |
|                                    |                                                        |      | 100   | 300  | mV    | I <sub>RT</sub> = 1mA                            |  |
| Vrtuv                              | UV-mode R <sub>T</sub> output voltage                  | —    | 0     | 100  | 111 V | $V_{CC} \le V_{CCUV}$                            |  |
| VRTSD                              | SD-Mode RT output voltage, VCC - VRT                   |      | 10    | 50   |       | I <sub>RT</sub> = 100μA,<br>V <sub>CT</sub> = 0V |  |
|                                    |                                                        | _    | 10    | 300  | 1     | $I_{RT} = 1mA$ ,                                 |  |

 $V_{CT} = 0V$ 

#### **Electrical Characteristics (cont.)**

| Gate Driver Output Characteristics |                                                              |      |      |      |       |                                      |
|------------------------------------|--------------------------------------------------------------|------|------|------|-------|--------------------------------------|
| Symbol                             | Definition                                                   | Min. | Тур. | Max. | Units | <b>Test Conditions</b>               |
| VOH                                | High level output voltage, V <sub>BIAS</sub> -V <sub>O</sub> | —    | 0    | 100  |       | I <sub>O</sub> = OA                  |
| VOL                                | Low-level output voltage, VO                                 | _    | 0    | 100  | mV    | I <sub>O</sub> = OA                  |
| VOL_UV                             | UV-mode output voltage, VO                                   |      | 0    | 100  |       | I <sub>O</sub> = OA                  |
|                                    |                                                              |      |      |      |       | V <sub>CC</sub> ≤V <sub>CCUV</sub> - |
| tr                                 | Output rise time                                             |      | 80   | 150  |       |                                      |
| tf                                 | Output fall time                                             | _    | 45   | 100  | nsec  |                                      |
| t <sub>sd</sub>                    | Shutdown propogation delay                                   | —    | 660  | —    | l     |                                      |
| td                                 | Output deadtime (HO or LO)                                   | 0.75 | 1.20 | 1.65 | μsec  |                                      |

#### **Lead Definitions**

| Symbol         | Description                                  |
|----------------|----------------------------------------------|
| Vcc            | Logic and internal gate drive supply voltage |
| R <sub>T</sub> | Oscillator timing resistor input             |
| CT             | Oscillator timing capacitor input            |
| COM            | IC power and signal ground                   |
| LO             | Low side gate driver output                  |
| Vs             | High voltage floating supply return          |
| НО             | High side gate driver output                 |
| VB             | High side gate driver floating supply        |

#### Lead Assignments



NOTE: The IR2153D is offered in 8 lead PDIP only.

#### Functional Block Diagram for IR2153(S)



#### Functional Block Diagram for IR2153D



# International

## IR2153(D)(S)& (PbF)

NOTE:For new designs, we recommend IR's new product IRS2153D



#### IR2153(D)(S) & (PbF) NOTE:For new designs, we recommend IR's new product IRS2153D



Figure 1. Input/Output Timing Diagram



Figure 2. Switching Time Waveform Definitions



Figure 3. Deadtime Waveform Definitions

### LEADFREE PART MARKING INFORMATION



#### **ORDER INFORMATION**

#### **Basic Part (Non-Lead Free)**

8-Lead PDIP IR2153 order IR2153 8-Lead SOIC IR2153S order IR2153S 8-Lead PDIP IR2153D order IR2153D

#### Leadfree Part

8-Lead PDIP IR2153 order IR2153PbF 8-Lead SOIC IR2153S order IR2153SPbF 8-Lead PDIP IR2153D order IR2153DPbF

IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245 Tel: (310) 252-7105 This product has been qualified per industrial level Data and specifications subject to change without notice. 2/8/2006

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Infineon:

IR2153PBF IR2153SPBF IR2153DPBF IR2153STRPBF