## LNK33x2-7D

# Energy Efficient Off-line Switcher IC with Best-in-Class <br> Light Load Efficiency and Lossless AC Zero-Cross Detection 

## Product Highlights

## Highest Performance and Design Flexibility

- Lossless zero cross signal generation
- Supports buck, buck-boost and flyback topologies
- Enables $\pm 3 \%$ regulation across line and load
- Selectable device current limit
- 66 kHz operation with accurate current limit
- Allows the use of low-cost off-the-shelf inductors
- Reduces size and cost of magnetics and output capacitor
- Frequency jittering reduces EMI filter complexity
- X capacitor discharge function (LNK331x only)

Enhanced Safety and Reliability Features

- Soft-start limits system component stress at start-up
- Auto-restart for short-circuit and open loop faults
- Output overvoltage protection (OVP)
- Line input overvoltage protection (OVL)
- Hysteretic over-temperature protection (OTP)
- Extended creepage between DRAIN pin and all other pins improves field reliability
- 725 V MOSFET rating for excellent surge withstand
- Nemko (EN62368-1) and CB (IEC62368-1) certifications


## EcoSmart ${ }^{\mathrm{TM}}$ - Extremely Energy Efficient

- IC standby supply current <100 $\mu \mathrm{A}$
- On/Off control provides constant efficiency over a wide load range
- Easily meets all global energy efficiency regulations
- No-load consumption <30 mW with external bias


## Applications

- Home and building automation
- Dimmers, switches and sensors with and w/o Neutral wire
- Appliances
- IoT and industrial controls


## Description

The LinkSwitch ${ }^{\text {TM }}$-TNZ family of ICs combine power conversion with lossless generation of AC zero crossing signal used typically for system clock and timing functions. Designs using the highly integrated LinkSwitch-TNZ ICs are more flexible than discrete implementations reducing component count by $40 \%$ or higher. Besides enabling 80+ efficiencies in low power flyback designs, very low consumption at light loads enabled by On/Off control allow for more functions (display, wireless connectivity, sensors etc.) to be active during system standby. The device family supports buck, buck-boost and flyback converter topologies.
Each device incorporates a 725 V power MOSFET, oscillator, a high-voltage switched current source for self-biasing, frequency jittering, fast (cycle-by-cycle) current limit, hysteretic thermal shutdown, and output and input overvoltage protection circuitry onto a monolithic IC.

LinkSwitch-TNZ ICs consume $<100 \mu \mathrm{~A}$ current in standby resulting in power supply designs that can meet no-load and standby regulations worldwide. MOSFET current limit modes can be selected through the BYPASS pin capacitor value. The high current limit level provides maximum continuous output current while the low level permits using very low-cost and small surface mount inductors. A full suite of protection features enables safe and reliable power supplies protecting the device and the system against input and output overvoltage faults, device over-temperature faults, lost regulation, and power supply output overload or short-circuit faults.


Figure 1. Typical Buck Converter Application (See Application Examples Section for Flyback and other Circuit Configurations).

Figure 2. Package D: SO-8C.

## Output Current in Buck Table ${ }^{\mathbf{1}}$

| Product |  | $230 \mathrm{VAC} \pm 15 \%$ |  | $85-265 \mathrm{VAC}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | CCM $^{3}$ | MDCM $^{2}$ | CCM $^{3}$ |  |
| LNK33x2D | 63 mA | 80 mA | 63 mA | 80 mA |  |
| LNK33x4D | 120 mA | 170 mA | 120 mA | 170 mA |  |
| LNK33x6D | 225 mA | 360 mA | 225 mA | 360 mA |  |
| LNK33x7D | 360 mA | 575 mA | 360 mA | 575 mA |  |

Table 1. Output Power Table.
Notes:

1. Typical output current in a non-isolated buck converter with devices operating at default current limit and adequate heat sinking. Output power capability depends on respective output voltage and thermal requirements. See Key Applications Considerations section for complete description of assumptions, including fully discontinuous conduction mode (DCM) operation.
2. Mostly discontinuous conduction mode.
3. Continuous conduction mode.

## Output Power in Flyback Table ${ }^{6}$

| Product |  | Open Frame $^{4}$ |  |
| :--- | :---: | :---: | :---: |
|  |  | $85-265 \mathrm{VAC}$ |  |
| LNK33x2D | 5 W | 3 W |  |
| LNK33x4D | 10 W | 6 W |  |
| LNK33x6/7D | 18 W | 12 W |  |

Table 2. Output Power Table.
Notes:
4. Maximum practical continuous power in an open frame design with adequate heat sinking, measured at $25^{\circ} \mathrm{C}$ ambient.
5. LNK33x6 is recommended in Flyback for highest efficiency.
6. See Key Application Considerations section for complete description of assumptions.


Figure 3. Functional Block Diagram.

## Pin Functional Description

## Z1 and Z2 Pins

- Z1 and Z2 are used in combination for zero cross detect (ZCD) signal generation, X capacitor discharge or both.
- For zero crossing, $\mathrm{Z1}$ is connected to one of the input AC lines through an external resistor while Z2 forms the ZCD signal output.
- For X capacitor discharge (LNK331x only), Z1 is connected to one $A C$ line input through an external resistor and $Z 2$ is connected to the other $A C$ input line input through a separate external resistor.
- Z1 and Z2 can also be used to combine $X$ capacitor discharge and ZCD signal generation functions (LNK331x only) - see Application Section for details.
- Z1 and Z2 can be connected to SOURCE (S) pins if not used.
- Z1 and Z2 are interchangeable.


## DRAIN (D) Pin

Power MOSFET drain connection. Provides internal operating current for both start-up and steady-state operation.

## BYPASS (BP/M) Pin

This pin has multiple functions:

- It is the connection point for an external bypass capacitor for the internally generated 5.0 V supply.
- It is a mode selector for the current limit value, depending on the value of the capacitance added. Use of a $0.1 \mu \mathrm{~F}$ capacitor results in the standard current limit value. Use of a $1 \mu \mathrm{~F}$ capacitor results in the current limit being reduced, allowing design with lowest cost surface mount buck chokes.
- It provides a shutdown function. When the current into the BYPASS pin exceeds $I_{\text {BPSD }}$ for a time equal to 2 to 3 cycles of the internal oscillator ( $\mathrm{f}_{\text {OSC }}$ ), the device enters auto-restart. This can be used to provide an output overvoltage protection function with external circuitry.


## FEEDBACK (FB) Pin

During normal operation, switching of the power MOSFET is controlled by the FEEDBACK pin. MOSFET switching is terminated when a current greater than $I_{F B}(49 \mu A)$ is delivered into this pin. Line overvoltage protection is detected when a current greater than $I_{\text {FBSD }}$ $(670 \mu \mathrm{~A})$ is delivered into this pin for 2 consecutive switching cycles.

## SOURCE (S) Pin

This pin is the power MOSFET source connection. It is also the ground reference for the BYPASS and FEEDBACK pins.


Figure 4. Pin Configuration.

## LinkSwitch-TNZ Functional Description

LinkSwitch-TNZ combines a high-voltage power MOSFET switch with a power supply controller in one device. Unlike conventional PWM (pulse width modulator) controllers, LinkSwitch-TNZ uses a simple ON/OFF control to regulate the output voltage. The LinkSwitch-TNZ controller consists of an oscillator, feedback (sense and logic) circuit, 5.0 V regulator, BYPASS pin undervoltage circuit, over-temperature protection, line and output overvoltage protection, frequency jittering, current limit circuit, leading edge blanking and a 725 V power MOSFET. The LinkSwitch-TNZ incorporates additional circuitry for auto-restart.

## Oscillator

The typical oscillator frequency is internally set to an average of $\mathrm{f}_{\text {osc }}$ $(66 \mathrm{kHz})$. Two signals are generated from the oscillator: the maximum duty cycle signal ( $\mathrm{DC}_{\text {(MAX) }}$ ) and the clock signal that indicates the beginning of each cycle.
The LinkSwitch-TNZ oscillator incorporates circuitry that introduces a small amount of frequency jitter, typically 4 kHz peak-to-peak, to minimize EMI emission. The modulation rate of the frequency jitter is set to 1 kHz to optimize EMI reduction for both average and quasipeak emissions. The frequency jitter should be measured with the oscilloscope triggered at the falling edge of the DRAIN waveform. The waveform in Figure 5 illustrates the frequency jitter of the LinkSwitch-TNZ.

## Soft-Start

At power-up or during a restart attempt in auto-restart, the device applies a soft-start by temporarily reducing the oscillator frequency to $\mathrm{f}_{\text {osc(sss }}$ (typically 33 kHz ). Soft-start terminates either after 256 switching cycles or if the output voltage reaches regulation.

## Feedback Input Circuit

The feedback input circuit at the FEEDBACK pin consists of a low impedance source follower output set at $\mathrm{V}_{\text {FB }}(2.0 \mathrm{~V})$. When the current delivered into this pin exceeds $\mathrm{I}_{\mathrm{FB}}(49 \mu \mathrm{~A})$, a low logic level (disable) is generated at the output of the feedback circuit. This output is sampled at the beginning of each cycle on the rising edge of the clock signal. If high, the power MOSFET is turned on for that cycle (enabled), otherwise the power MOSFET remains off (disabled). The sampling is done only at the beginning of each cycle. Subsequent changes in the FEEDBACK pin voltage or current during the remainder of the cycle do not impact the MOSFET enable/disable status. If a current greater than $\mathrm{I}_{\text {fbs }}$ is injected into the FEEDBACK pin while the MOSFET is enabled for at least two consecutive cycles the part will stop switching and enter auto-restart off-time. Normal switching resumes after the auto-restart off-time expires. This shutdown function allows implementing line overvoltage protection in flyback converters (see Figure 6). The current into the FEEDBACK pin should be limited to less than 1.2 mA .

### 5.0 V Regulator and 5.2 V Shunt Voltage Clamp

The 5.0 V regulator charges the bypass capacitor connected to the BYPASS pin to $\mathrm{V}_{\mathrm{BP}}$ by drawing a current from the voltage on the DRAIN, whenever the MOSFET is off. The BYPASS pin is the internal supply voltage node for the LinkSwitch-TNZ. When the MOSFET is on, the LinkSwitch-TNZ runs off of the energy stored in the bypass capacitor. Extremely low power consumption of the internal circuitry allows the LinkSwitch-TNZ to operate continuously from the current drawn from the DRAIN pin. A bypass capacitor value of $0.1 \mu \mathrm{~F}$ is sufficient for both high frequency decoupling and energy storage. In addition, there is a shunt regulator clamping the BYPASS pin at $\mathrm{V}_{\text {BP(SHuNT) }}(5.2 \mathrm{~V}$ ) when current is provided to the BYPASS pin through an external resistor. This facilitates powering of LinkSwitch-TNZ externally through a bias winding to decrease the no-load consumption to about 10 mW (flyback). The device stops switching instantly and enters auto-restart when a current $\geq \mathrm{I}_{\text {BPSD }}$ is delivered into the


Figure 5. Frequency Jitter.
BYPASS pin. Adding an external Zener diode from the output voltage to the BYPASS pin allows implementing an hysteretic OVP function in a flyback converter (see Figure 6). The current into the BYPASS pin should be limited to less than 16 mA .

## BYPASS Pin Undervoltage

The BYPASS pin undervoltage circuitry disables the power MOSFET when the BYPASS pin voltage drops below $\mathrm{V}_{\text {BP }}-\mathrm{V}_{\text {BPH }}$ (approximately 4.5 V ). Once the BYPASS pin voltage drops below this threshold, it must rise back to $\mathrm{V}_{\mathrm{BP}}$ to enable (turn-on) the power MOSFET.

## Over-Temperature Protection

The thermal shutdown circuitry senses the die temperature. The threshold is set at $\mathrm{T}_{\text {SD }}\left(142^{\circ} \mathrm{C}\right.$ typical) with a $75^{\circ} \mathrm{C}\left(\mathrm{T}_{\text {SDH }}\right)$ hysteresis. When the die temperature rises above $\mathrm{T}_{\text {SD }}$ the power MOSFET is disabled and remains disabled until the die temperature falls to $\mathrm{T}_{\text {SD }}-\mathrm{T}_{\text {SDH }}$, at which point it is re-enabled.

## Current Limit

The current limit circuit senses the current in the power MOSFET. When this current exceeds the internal threshold ( $\mathrm{I}_{\text {Limit }}$ ), the power MOSFET is turned off for the remainder of that cycle. The leading edge blanking circuit inhibits the current limit comparator for a short time ( $t_{\text {LEB }}$ ) after the power MOSFET is turned on. This leading edge blanking time has been set so that current spikes caused by capacitance and rectifier reverse recovery time will not cause premature termination of the switching pulse. Current limit can be selected using the BYPASS pin capacitor ( $0.1 \mu \mathrm{~F}$ for normal current limit / $1 \mu \mathrm{~F}$ for reduced current limit). LinkSwitch-TNZ selects between normal and reduced current limit at power-up prior to switching.

## Auto-Restart

In the event of a fault condition such as output overload, output short, or an open-loop condition, LinkSwitch-TNZ enters into auto-restart operation. An internal counter clocked by the oscillator gets reset every time the FEEDBACK pin is pulled high. If the FEEDBACK pin is not pulled high for $\mathrm{t}_{\text {AR(ON) }}(50 \mathrm{~ms})$, the power MOSFET switching is disabled for a time equal to the auto-restart off-time. The first time a fault is asserted the off-time is 150 ms ( $t_{\text {AR (OFF) }}$ First Off Period). If the fault condition persists, subsequent off-times are 1500 ms long ( $\mathrm{t}_{\text {AR(OFF) }}$ Subsequent Periods). The auto-restart alternately enables and disables the switching of the power MOSFET until the fault condition is removed. The auto-restart counter is gated by the switch oscillator.

## Hysteretic Output Overvoltage Protection

The output overvoltage protection provided by the LinkSwitch-TNZ IC uses auto-restart that is triggered by a current $>\mathrm{I}_{\text {BPSD }}$ into the BYPASS pin. In addition to an internal filter, the BYPASS pin capacitor forms an external filter providing noise immunity from inadvertent triggering. For the bypass capacitor to be effective as a high frequency filter, the capacitor should be located as close as possible to the SOURCE and BYPASS pins of the device.

The OVP function can be realized in a flyback converter by connecting a Zener diode from the output supply to the BYPASS pin. The circuit example shown in Figure 6 describes a simple method for implementing the output overvoltage protection. Adding additional filtering can be achieved by inserting a low value ( $10 \Omega$ to $47 \Omega$ ) resistor in series with the OVP Zener diode. The resistor in series with the OVP Zener diode also limits the maximum current into the BYPASS pin. The current should be limited to less than 16 mA .
During a fault condition resulting from loss of feedback, the output voltage will rapidly rise above the nominal voltage. A voltage at the output that exceeds the sum of the voltage rating of the Zener diode connected from the output to the BYPASS pin and bypass voltage, will cause a current in excess of $\mathrm{I}_{\text {BPSD }}$ injected into the BYPASS pin, which will trigger the auto-restart and protect the power supply from overvoltage.

## Line Overvoltage Protection

In a flyback converter LinkSwitch-TNZ can sense indirectly the DC bus overvoltage condition during the power MOSFET on-time by monitoring the current flowing into the FEEDBACK pin depending on circuit configuration. Figure 7 shows one possible circuit implementation. During the MOSFET on-time, the voltage across the secondary winding is proportional to the voltage across the primary winding. The current flowing through emitter and base of transistor Q3 is therefore representing $\mathrm{V}_{\text {Bus }}$. Indirect line sensing minimizes power dissipation and is used for line OV protection. The LinkSwitch-TNZ will go into auto- auto-restart mode if the FEEDBACK pin current exceeds the line overvoltage threshold current $\mathrm{I}_{\text {FBSD }}$ for at least 2 consecutive switching cycles.

In order to have accurate line OV threshold voltage and also for good efficiency, regulation performance and stability, the transformer leakage inductance should be minimized. Low leakage will minimize ringing on the secondary winding and provide accurate line OVP sampling. In some designs, a RC snubber across the rectifier diode may be needed to damp the ringing at the secondary winding when line voltage is sampled.


PI-8024a-060120

Figure 6. Non-Isolated Flyback Converter with Output Overvoltage Protection (Z1/Z2 Circuitry Not Shown for Clarity).


Figure 7. Line-Sensing for Overvoltage Protection by Using FEEDBACK Pin (Z1/Z2 Circuitry Not Shown for Clarity).
www.power.com

## ON/OFF Operation with Current Limit State Machine

The internal clock of the LNK33x7 runs all the time. At the beginning of each clock cycle, it samples the FEEDBACK pin to decide whether or not to implement a switch cycle, and based on the sequence of samples over multiple cycles, it determines the appropriate current limit. At high loads, the state machine sets the current limit to its highest value. At lighter loads, the state machine sets the current limit to reduced values.
At near maximum load, LNK33x7 will conduct during nearly all of its clock cycles (Figure 8). At slightly lower load, it will "skip" additional cycles in order to maintain voltage regulation at the power


Figure 8. Operation at Near Maximum Loading (Flyback).


Figure 10. Operation at Medium Loading (Flyback).
supply output (Figure 9). At medium loads, cycles will be skipped and the current limit will be reduced (Figure 10). At very light loads, the current limit will be reduced even further (Figure 11). Only a small percentage of cycles will occur to satisfy the power consumption of the power supply.

The response time of the ON/OFF control scheme is very fast compared to PWM control. This provides tight regulation and excellent transient response.


Figure 9. Operation at Moderately Heavy Loading (Flyback).


Figure 11. Operation at Very Light Load (Flyback).

## Applications Example



Figure 12. Universal Input, $6 \mathrm{~V}, 80 \mathrm{~mA}$ Constant Voltage Power Supply with Zero-Crossing Detector using LinkSwitch-TNZ.

## A 0.48 W Universal Input Buck Converter

The circuit shown in Figure 12 is a typical implementation of a 6 V , 80 mA non-isolated power supply used in 2-wire smart switch applications.

The input stage comprises of fusible resistor RF1, varistor RV1, diodes D1 and D6, capacitors C1 and C6, inductor L2 with resistor R8, and the R-Z circuit R1 and VR1. Resistor RF1 is a flame-proof, fusible, wire-wound resistor. It accomplishes several functions:
A. Inrush current limitation to safe levels for rectifiers D1 and D6;
B. Differential mode noise attenuation;
C. Acts as an input fuse in the event any other component fails short-circuit (component fails safely open-circuit without emitting smoke, fire or incandescent material).
RV1 is added for surge protection. The R-Z circuit minimizes the no-load input current by putting a large series resistance R1 which increases the system power factor. The Zener diode clamps the voltage across R1 during startup and at higher output load.

D1 and D6 provide rectification as well as protection during ring-wave surge which is typically tested above 2 kV . In order to avoid a phase shift during ZCD measurement, it is not recommended to place one of the diodes on the Neutral side.

The power processing stage is formed by LinkSwitch-TNZ U1, freewheeling diode D2, output choke L1, and output capacitor C4. LNK3302 was selected such that the power supply operates in mostly continuous conduction mode (CCM). Diode D2 is an ultrafast diode with a reverse recovery time $\left(t_{R R}\right)$ of 35 ns recommended for CCM operation. For mostly discontinuous conduction mode (MDCM) designs, a diode with a $t_{R R}$ of 75 ns is acceptable. Inductor L 1 is a standard off-the-shelf inductor with appropriate RMS current rating. Capacitor C4 is a low-ESR electrolytic capacitor to minimize the output voltage ripple. A small pre-load $R 7$ is required to limit the output voltage to about $110 \%$ of the rated voltage during light load or no-load condition.

Capacitor C2 with a value of 100 nF sets the current limit to Standard mode. Resistor R3 provides an external current supply to the BYPASS (BP) pin to lower the no-load input power.
To a first order, the forward voltage drops of D2 and D3 are identical. Therefore, the voltage across C3 tracks the output voltage. The voltage developed across C3 is sensed and regulated via the resistor divider R4 and R5 connected to U1's FEEDBACK pin. The values of R4 and R5 are selected such that, at the desired output voltage, the voltage at the FEEDBACK pin is 2 V .

Regulation is maintained by skipping switching cycles. As the output voltage rises, the current into the FEEDBACK pin will rise. If this exceeds $I_{F B}$ then subsequent cycles will be skipped until the current reduces below $I_{F B}$. Thus, as the output load is reduced, more cycles will be skipped and if the load increases, fewer cycles are skipped. To provide overload protection if no cycles are skipped during a 50 ms period, LinkSwitch-TNZ will enter auto-restart, limiting the average output power to approximately $3 \%$ of the maximum overload power.

Z1 and Z2 pins are configured to provide a lossless ( $<5 \mathrm{~mW}$ ) zero crossing detection (ZCD) circuit. $\mathrm{Z2}$ is connected to one of the input AC lines through resistor R2 while Z1 forms the ZCD signal output.

When the AC voltage is more positive with respect to Neutral, D4 is forward-biased and clamps ZCD output to VOUT +0.7 V . At the negative-going phase of the AC input, D5 is forward-biased and clamps ZCD output to -0.7 V .

The passive components comprised of R2, C5, R6, and optional C7 provide noise filtering to ensure clean ZCD signal. The values are chosen such that the overall ZCD delay is kept below $200 \mu \mathrm{~s}$. C7 is a placeholder for the additional filter if needed. D5 has capacitance that helps avoid adding the extra capacitor. However, care must be taken when selecting the diode since too much capacitance will cause more delay.

## Key Application Considerations

## LinkSwitch-TNZ Design Considerations

## Output Current Table (Buck Topology)

Table 1 represents the typical practical continuous output current that LinkSwitch-TNZ can deliver under the following assumptions:

1. Buck topology.
2. The minimum $D C$ input voltage is $\geq 70 \mathrm{~V}$. The value of input capacitance should be large enough to meet this criterion.
3. For CCM operation a KRP* of 0.4.
4. 12 VDC output voltage.
5. $75 \%$ efficiency.
6. A catch/freewheeling diode with $t_{R R} \leq 75 \mathrm{~ns}$ is used for MDCM operation and for CCM operation, a diode with $t_{R R} \leq 35 \mathrm{~ns}$ is used.
7. The part is board mounted with SOURCE pins soldered to a sufficient area of copper to keep the SOURCE pin temperature at or below $110{ }^{\circ} \mathrm{C}$.
*KRP is the ratio of ripple to peak inductor current.

## Output Power Table (Flyback Topology)

Table 2 represents the maximum practical continuous power that LinkSwitch-TNZ can deliver under the following assumptions:

1. Flyback topology.
2. 12 VDC output voltage.
3. $75 \%$ efficiency.
4. CCM operation with KRP of 0.6.
5. Open frame, $25^{\circ} \mathrm{C}$ ambient.
6. The part is board-mounted with SOURCE pins soldered to a sufficient area of copper to keep the SOURCE pin temperature at or below $110^{\circ} \mathrm{C}$.

## LinkSwitch-TNZ Selection and Selection Between MDCM and CCM Operation

Select the LinkSwitch-TNZ device, freewheeling diode and output inductor that gives the lowest overall cost. In general, MDCM provides the lowest cost and highest efficiency converter. CCM designs require a larger inductor and ultrafast ( $\mathrm{t}_{\mathrm{RR}} \leq 35 \mathrm{~ns}$ ) freewheeling diode in all cases. It is lower cost to use a larger LinkSwitch-TNZ in MDCM than a smaller LinkSwitch-TNZ in CCM because of the additional external component costs of a CCM design. However, if the highest output current is required, CCM should be employed following the guidelines below.

## Topology Options

LinkSwitch-TNZ can be used in all common topologies, with or without an optocoupler and reference to improve output voltage tolerance and regulation. Table 2 provides a summary of these configurations. For more information see the Application Note -LinkSwitch-TNZ Design Guide.

## Component Selection

Referring to Figure 12, the following considerations may be helpful in selecting components for a LinkSwitch-TNZ design.

## BYPASS Pin Capacitor C2

Capacitor connected from the BYAPSS pin provides decoupling for the controller and also selects current limit. A $0.1 \mu \mathrm{~F}$ or $1 \mu \mathrm{~F}$ capacitor may be used as indicated in the data sheet. Though electrolytic capacitors may be used, surface mount multi-layer ceramic capacitors are preferred for use as they enable placement of capacitors close to the IC and design of compact switching power supplies. $16 \mathrm{~V}, 25 \mathrm{~V}$ or higher X7R dielectric capacitors are recommended to ensure minimum capacitance change under DC bias and temperature.

## Freewheeling Diode D2

Diode D2 should be an ultrafast type. For MDCM, reverse recovery time $t_{R R} \leq 75 \mathrm{~ns}$ should be used at a temperature of $70^{\circ} \mathrm{C}$ or below. Slower diodes are not acceptable, as continuous mode operation will always occur during startup, causing high leading edge current spikes, terminating the switching cycle prematurely, and preventing the output from reaching regulation. If the ambient temperature is above $70^{\circ} \mathrm{C}$ then a diode with $\mathrm{t}_{\mathrm{RR}} \leq 35 \mathrm{~ns}$ should be used.

For CCM an ultrafast diode with reverse recovery time $t_{R R} \leq 35 \mathrm{~ns}$ should be used. A slower diode may cause excessive leading edge current spikes, terminating the switching cycle prematurely and preventing full power delivery.

Fast recovery and slow recovery diodes should never be used as the large reverse recovery currents can cause excessive power dissipation in the diode and/or exceed the maximum drain current specification of LinkSwitch-TNZ.

## Feedback Diode D3

Diode D3 can be a low-cost slow diode such as the 1N400X series, however it should be specified as a glass passivated type to guarantee a specified reverse recovery time. To a first order, the forward drops of D2 and D3 should match.

## Inductor L1

Choose any standard off-the-shelf inductor that meets the design requirements. A "drum" or "dog bone" "I" core inductor is recommended with a single ferrite element due to its low-cost. Minimize audible noise by varnishing the inductor. The typical inductance value and RMS current rating can be obtained from the LinkSwitch-TNZ design spreadsheet available within the PI Expert design suite from Power Integrations. Choose L1 greater than or equal to the typical calculated inductance with RMS current rating greater than or equal to calculated RMS inductor current.

## Output Capacitor C4

The primary function of capacitor C 4 is to smooth the inductor current. The actual output ripple voltage is a function of this capacitor's ESR. To a first order, the ESR of this capacitor should not exceed the rated ripple voltage divided by the typical current limit of the chosen LinkSwitch-TNZ.

## Feedback Resistors R4 and R5

The values of the resistors in the resistor divider formed by R4 and R5 are selected to maintain 2 V at the FEEDBACK pin.

## External Bias Resistor R3

To reduce the no-load input power of the power supply, resistor R3, connected from the feedback capacitor C3 to the BYPASS pin, is recommended. This is applicable to the power supply whose output voltage is higher than $\mathrm{V}_{\text {BP(SHUNT) }}$. To achieve lowest no-load power consumption, the current fed into the BYPASS pin should be slightly higher than $\mathrm{I}_{\mathrm{S} 1}$. For the best full-load efficiency and thermal performance, the current fed into the BYPASS pin should be slightly higher than the $I_{S 2}$ Max value.

## Feedback Capacitor C3

Capacitor C3 can be a low-cost general purpose capacitor. It provides a "sample and hold" function, charging to the output voltage during the off time of LinkSwitch-TNZ. Its typical value is $10 \mu \mathrm{~F}$.

## Pre-Load Resistor R7

In high-side, direct-feedback, a pre-load resistor is required to maintain output regulation at light or no-load. The value of R7 should be selected to provide a balance between power loss and output regulation.

## LinkSwitch-TNZ

## ZCD Circuit

The ZCD configuration shown in Figure 12 is just one of the various options that the user can choose based on topology selection. In high-side buck configuration, $\mathrm{Z} 1 / \mathrm{Z2}$ pins are more prone to switchingnoise coupling especially at high-line, full-load due to floating SOURCE pin. Unmitigated noise may affect not only the ZCD signal but also cause higher conducted emission. Resistor R2 should be large enough to minimize the impact on EMI while keeping the ZCD delay to an acceptable level. A network of filters composed of C5, R6 and an optional C7 ( $<100 \mathrm{pF}$ ) are needed to ensure clean ZCD signal. For D5, choose a diode with junction capacitance of $<100 \mathrm{pF}$.

## X Capacitor Discharge (LNK331x Only)

$X$ capacitor discharge function can be implemented by connecting $\mathrm{Z1}$ to one AC line input through an external series resistor and $\mathrm{Z2}$ to the other AC input line input through a separate external resistor. Nominal values of total $X$ capacitance and series resistor range (RC time constant is $<1$ second) is shown in the table below.

| Total X Capacitance | Total Series Resistance |
| :---: | :---: |
| 100 nF to $6 \mu \mathrm{~F}$ | $7.5 \mathrm{M} \Omega$ to $142 \mathrm{k} \Omega$ |

## Non-Isolated Configurations



Figure 13. High-Side Buck, Half-Wave Rectification ZCD with Zener Diode.


Figure 14. High-Side Buck, Half-Wave Rectification ZCD with 2 Diodes.


- Output referenced to Neutral
- Positive output voltage relative to Neutral
- Step down $-\mathrm{V}_{0}<\mathrm{V}_{\mathrm{IN}}$
- Low-cost direct feedback ( $\pm 5 \%$ typ.)
- Requires an output load to maintain regulation
- ZCD signal toggles every half-line AC cycle
- Inverted ZCD logic with respect to AC line
- ZCD logic low signal is the same as system GND
- X capacitor discharge capable


Figure 15. High-Side Buck, Half-wave Rectification ZCD with MOSFET.


- Positive output voltage relative to Neutral
- Step down $-\mathrm{V}_{0}<\mathrm{V}_{\mathrm{IN}}$
- Low-cost direct feedback ( $\pm 5 \%$ typ.)
- Requires an output load to maintain regulation
- Higher power capability than half-wave rectifier
- ZCD signal toggles every half-line AC cycle
- Inverted ZCD logic with respect to AC line
- ZCD low signal is the same as system GND
- ZCD signal probing requires special setup in order to prevent signal disruption
- Not configured for X capacitor discharge


Figure 16. High-Side Buck, Bridge Rectifier, ZCD with MOSFET.


- Negative output voltage relative to Neutral
- Step up/down $-\mathrm{V}_{0}>\mathrm{V}_{\text {IN }}$ or $\mathrm{V}_{0}<\mathrm{V}_{\mathrm{IN}}$
- Low-cost direct feedback ( $\pm 5 \%$ typ.)
- Fail-safe - output is not subjected to input voltage if the internal power MOSFET fails
- Requires an output load to maintain regulation
- ZCD signal toggles every half-line AC cycle
- Inverted ZCD logic with respect to AC line
- X capacitor discharge capable


Figure 17. High-Side Buck-Boost with Direct Feedback.


- Step up/down $-\mathrm{V}_{\mathrm{O}}>\mathrm{V}_{\mathrm{IN}}$ or $\mathrm{V}_{\mathrm{O}}<\mathrm{V}_{\mathrm{IN}}$
- Opto-coupler feedback
- Does not require a pre-load
- ZCD signal toggles every half-line AC cycle
- Inverted ZCD logic with respect to AC line
- ZCD signal referenced to Secondary
- Not configured for X capacitor discharge


Figure 18. Isolated Flyback with AUX Winding for IC Bias.


- Step up/down $-\mathrm{V}_{\mathrm{o}}>\mathrm{V}_{\text {IN }}$ or $\mathrm{V}_{\mathrm{O}}<\mathrm{V}_{\mathrm{IN}}$
- Opto-coupler feedback
- Does not require a pre-load
- ZCD signal toggles every half-line AC cycle
- Inverted ZCD logic with respect to AC line
- ZCD signal referenced to Secondary
- Requires additional bias winding referenced to Neutral
- X capacitor discharge capable


Figure 19. Isolated Flyback with Dedicated Winding for ZCD Optocoupler Bias.


Figure 20. Isolated Flyback with Self-Biased ZCD Optocoupler.

## LinkSwitch-TNZ Layout Considerations

In the buck or buck-boost converter configuration, since the SOURCE pins in LinkSwitch-TNZ are switching nodes, the copper area connected to SOURCE should be minimized to minimize EMI within the thermal constraints of the design.

In the boost configuration, since the SOURCE pins are tied to DC return, the copper area connected to SOURCE can be maximized to improve heat sinking.

Figure 21 is printed circuit board layout design examples for the circuit schematic shown in Figure 12. The loop formed between the LinkSwitch-TNZ U1, freewheeling diode D2, and input capacitor C1 should be kept as small as possible. The BYPASS pin capacitor C2 should be located physically close to the SOURCE (S) and BYPASS (BP) pins. To minimize direct coupling from switching nodes, the LinkSwitch-TNZ should be placed away from AC input lines.


Figure 21. Example Printed Circuit Layout for LinkSwitch-TNZ High-Side Buck Configuration.

## Safety Considerations

Based on UL/IEC 60950 safety standard, functional insulation can be met by satisfying any of these conditions:

1. Creepage and clearance requirements for functional insulation.
2. Withstand electric strength tests for functional insulation.
3. Short-circuited and there is no overheating of any material creating a risk of fire, no emission of molten material, no opening of PCB trace, and the temperature is within limits.
Z1 and Z2 pins functional safety compliance falls under condition 3 - i.e., even if the pins are shorted, there will be no risk of Safety violation as long as the external components (resistors, capacitors) are rated properly.

## Quick Design Checklist

As with any power supply design, all LinkSwitch-TNZ designs should be verified for proper functionality on the bench. The following minimum tests are recommended:

1. Adequate DC Rail Voltage - Check that the minimum DC input voltage does not fall below 70 VDC at maximum load, minimum input voltage.
2. Correct Diode Selection - UF400x series diodes with reverse recovery time of 75 ns or better are recommended only for designs that operate in MDCM at an ambient of $70^{\circ} \mathrm{C}$ or below.

For designs operating in continuous conduction mode (CCM) and/ or higher ambients, then a diode with a reverse recovery time of 35 ns or better, such as the BYV26C, is recommended.
3. Maximum Drain Current - Verify that the peak drain current is below the data sheet peak drain specification under worst-case conditions of highest line voltage, maximum overload (just prior to auto-restart) and highest ambient temperature.
4. Thermal check - At maximum output power, minimum input voltage and maximum ambient temperature, verify that the LinkSwitch-TN2 SOURCE pin temperature is $100^{\circ} \mathrm{C}$ or below. This ensures adequate margin due to variations in $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ from part to part. If the device temperature of the IC exceeds $85^{\circ} \mathrm{C}$ with ambient temperature of $25^{\circ} \mathrm{C}$, it is recommended the next bigger device in the family should be selected for the application. A battery powered thermocouple meter is recommended to make measurements when the SOURCE pins are a switching node. Alternatively, the ambient temperature may be raised to indicate margin to thermal shutdown.
In a LinkSwitch-TNZ design using a buck or buck-boost converter topology, the SOURCE pin is a switching node. Oscilloscope measurements should therefore be made with probe grounded to a DC voltage, such as primary return or DC input rail, and not to the SOURCE pins. The power supply input must always be supplied from an isolated source when doing measurements (e.g. via an isolation transformer).

| Absolute Maximum Ratings ${ }^{1,5}$ |  |
| :---: | :---: |
| DRAIN Pin Voltage: LNK33xx................................ 0.3 V to 725 V |  |
| DRAIN Pin Peak Current: LNK33x2 | . $600 \mathrm{~mA}^{2}$ |
| LNK33x4 | ... $1230 \mathrm{~mA}^{2}$ |
| LNK33x6/7 | $3750 \mathrm{~mA}^{2}$ |
| Z1/Z2 Pin Voltage ${ }^{6}$ : LNK33xx | ... 1000 V |
| Z1/Z2 Pin Current: LNK33xx | ......... 5 mA |
| FEEDBACK Pin Current | . 100 mA |
| FEEDBACK Pin Voltage | -0.3 V to 7 V |
| BYPASS Pin Voltage | -0.3 V to 7 V |
| Storage Temperature. | -65 to $150{ }^{\circ} \mathrm{C}$ |
| Operating Junction Temperature ${ }^{3}$ | -40 to $150{ }^{\circ} \mathrm{C}$ |
| Lead Temperature ${ }^{4}$. | ...... $260{ }^{\circ} \mathrm{C}$ |

## NOTES:

1. All voltages referenced to SOURCE, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. See Figure 15 and Figure 25 for $V_{D S}>400 \mathrm{~V}$.
3. Normally limited by internal circuitry.
4. $1 / 16$ in. from case for 5 seconds.
5. Maximum ratings specified may be applied one at a time without causing permanent damage to the product. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect product reliability.
6. Voltage of Z 1 pin relative to $\mathrm{Z2}$ pin in either polarity.
7. The peak current is allowed while the $Z 1 / Z 2$ voltage is simultaneously less than 400 V .

## Thermal Resistance

Thermal Resistance:
$\left(\theta_{J A}\right)$.
$\left(\theta_{\mathrm{JJ}}\right)^{1}$
$100^{\circ} \mathrm{C} / \mathrm{W}^{2}, 90^{\circ} \mathrm{C} / \mathrm{W}^{3}$


Notes:

1. Measured on pin 8 (SOURCE) close to plastic interface.
2. Soldered to 0.36 sq . inch $\left(232 \mathrm{~mm}^{2}\right), 2 \mathrm{oz}$. ( $610 \mathrm{~g} / \mathrm{m}^{2}$ ) copper clad.
3. Soldered to 1 sq . inch ( $645 \mathrm{~mm}^{2}$ ), 2 oz . ( $610 \mathrm{~g} / \mathrm{m}^{2}$ ) copper clad.

| Parameter | Symbol | Conditions SOURCE $=0 \mathrm{~V}$ $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ (Unless Otherwise Specified) |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Functions |  |  |  |  |  |  |  |
| Output Frequency | $\mathrm{f}_{\text {osc }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | Average | 62 | 66 | 70 | kHz |
|  |  |  | Peak-Peak Jitter |  | 4 |  |  |
| Maximum Duty Cycle | $\mathrm{DC}_{\text {max }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 66 | 69 | 73 | \% |
| FEEDBACK Pin Turnoff Threshold Current | $\mathrm{I}_{\text {FB }}$ | $\begin{gathered} \mathrm{V}_{\text {BPP }}=5.0 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{gathered}$ |  | 44 | 49 | 54 | $\mu \mathrm{A}$ |
| FEEDBACK Pin Voltage at Turnoff Threshold | $V_{\text {FB }}$ | $\begin{gathered} \mathrm{V}_{\mathrm{BPP}}=5.0 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{gathered}$ |  | 1.97 | 2.00 | 2.03 | V |
| FEEDBACK Pin Instant Shutdown Current | $\mathrm{I}_{\text {FB(SD) }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 520 | 675 | 800 | $\mu \mathrm{A}$ |
| FEEDBACK Pin Instant Shutdown Delay |  | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  | 2 |  | Switch Cycles |
| FEEDBACK Pin Voltage at Shutdown Current | $\mathrm{V}_{\mathrm{FB} \text { (SD) }}$ | $\begin{gathered} \mathrm{V}_{\text {BPP }}=5.0 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{gathered}$ |  |  | 3.0 |  | V |
| DRAIN Pin Supply Current | $\mathrm{I}_{51}$ | $\text { VFB }=2.1 \mathrm{~V}$ <br> (MOSFET Not Switching) See Note A |  |  | 75 |  | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {S2 }}$ | FEEDBACK Open <br> (MOSFET <br> Switching) <br> See Notes A, B | LNK33x2 |  | 98 | 160 | $\mu \mathrm{A}$ |
|  |  |  | LNK33x4 |  | 113 | 180 |  |
|  |  |  | LNK33x6 |  | 165 | 250 |  |
|  |  |  | LNK33x7 |  | 190 | 290 |  |

Rev. D 06/21

| Parameter | Symbol | Conditions <br> SOURCE $=0 \mathrm{~V}$ <br> $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ <br> (Unless Otherwise Specified) |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Functions (cont.) |  |  |  |  |  |  |  |
| BYPASS Pin Charge Current | $\mathrm{I}_{\mathrm{CH} 1}$ | $\begin{gathered} \mathrm{V}_{\mathrm{BP}}= \\ \mathrm{T}_{\mathrm{J}}=2 \end{gathered}$ |  | -11 | -7 | -3 | mA |
|  | $\mathrm{I}_{\text {CH2 }}$ | $\begin{gathered} \mathrm{V}_{\mathrm{BP}}= \\ \mathrm{T}_{\mathrm{J}}=2 \end{gathered}$ |  | -7.5 | -5 | -2.5 |  |
| BYPASS Pin Voltage | $V_{\text {BP }}$ |  |  | 4.7 | 5.0 | 5.2 | V |
| BYPASS Pin Shutdown Threshold Current | $\mathrm{I}_{\text {BP(SD) }}$ | $\mathrm{T}_{\mathrm{j}}=2$ |  |  | 6 | 8 | mA |
| BYPASS Pin Shunt Voltage | $\mathrm{V}_{\text {BP(SHUNT) }}$ | $\mathrm{I}_{\mathrm{BP}}=2$ |  | 4.9 | 5.2 | 5.5 | V |
| BYPASS Pin Voltage Hysteresis | $\mathrm{V}_{\mathrm{BP}(\mathrm{H})}$ |  |  | 0.37 | 0.47 | 0.57 | V |
| BYPASS Pin Supply Current | $\mathrm{I}_{\text {BP(SC) }}$ | See No |  | 55 |  |  | $\mu \mathrm{A}$ |
| Circuit Protection |  |  |  |  |  |  |  |
| Standard Current Limit $\left(C_{B P}\right)=0.1 \mu \mathrm{~F}$ <br> See Note D, H | $\mathrm{I}_{\text {LIMIT }}$ | $\begin{aligned} \mathrm{di} / \mathrm{dt} & =55 \mathrm{~mA} / \mu \mathrm{s} \\ \mathrm{~T}_{\mathrm{j}} & =25^{\circ} \mathrm{C} \end{aligned}$ | LNK3 | 126 | 136 | 146 | mA |
|  |  | $\begin{gathered} \mathrm{di} / \mathrm{dt}=250 \mathrm{~mA} / \mu \mathrm{s} \\ \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C} \end{gathered}$ |  | 149 | 170 | 191 |  |
|  |  | $\begin{aligned} \mathrm{di} / \mathrm{dt} & =65 \mathrm{~mA} / \mu \mathrm{s} \\ \mathrm{~T}_{\mathrm{J}} & =25^{\circ} \mathrm{C} \end{aligned}$ | LNK3 | 240 | 257 | 275 |  |
|  |  | $\begin{gathered} \mathrm{di} / \mathrm{dt}=415 \mathrm{~mA} / \mu \mathrm{s} \\ \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C} \end{gathered}$ |  | 278 | 317 | 356 |  |
|  |  | $\begin{aligned} \mathrm{di} / \mathrm{dt} & =95 \mathrm{~mA} / \mu \mathrm{s} \\ \mathrm{~T}_{\mathrm{J}} & =25^{\circ} \mathrm{C} \end{aligned}$ | LNK33 | 450 | 482 | 515 |  |
|  |  | $\begin{gathered} \mathrm{di} / \mathrm{dt}=610 \mathrm{~mA} / \mu \mathrm{s} \\ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{gathered}$ |  | 510 | 580 | 650 |  |
|  |  | $\begin{gathered} \mathrm{di} / \mathrm{dt}=95 \mathrm{~mA} / \mu \mathrm{s} \\ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{gathered}$ | LNK33 | 725 | 780 | 835 |  |
|  |  | $\begin{gathered} \mathrm{di} / \mathrm{dt}=610 \mathrm{~mA} / \mu \mathrm{s} \\ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{gathered}$ |  | 893 | 1015 | 1137 |  |


| Parameter | Symbol | Conditions SOURCE $=0 \mathrm{~V}$ $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ (Unless Otherwise Specified) |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Circuit Protection |  |  |  |  |  |  |  |  |
| Reduced Current Limit ( $\mathrm{C}_{\mathrm{BP}}$ ) $=1 \mu \mathrm{~F}$ <br> See Note D, H | $\mathrm{I}_{\text {LIMIT(RED) }}$ | $\mathrm{di} / \mathrm{dt}$ | $\begin{aligned} & 28 \mathrm{~mA} / \mu \mathrm{S} \\ & 25^{\circ} \mathrm{C} \end{aligned}$ | LNK33x2 | 70 | 80 | 90 | mA |
|  |  | $\begin{array}{r} \mathrm{di} / \mathrm{dt} \\ \mathrm{~T} \end{array}$ | $\begin{aligned} & 170 \mathrm{~mA} / \mu \mathrm{s} \\ & = \\ & =25^{\circ} \mathrm{C} \end{aligned}$ |  | 104 | 119 | 134 |  |
|  |  | $\mathrm{di} / \mathrm{dt}$ | $\begin{aligned} & =65 \mathrm{~mA} / \mu \mathrm{s} \\ & =25^{\circ} \mathrm{C} \end{aligned}$ | LNK33x4 | 180 | 205 | 230 |  |
|  |  | di/dt <br> T | $\begin{aligned} & 415 \mathrm{~mA} / \mu \mathrm{s} \\ = & 25^{\circ} \mathrm{C} \end{aligned}$ |  | 227 | 258 | 289 |  |
|  |  | $\mathrm{di} / \mathrm{dt}$ $\mathrm{T}_{\mathrm{J}}$ | $\begin{aligned} & 95 \mathrm{~mA} / \mu \mathrm{s} \\ & 25^{\circ} \mathrm{C} \end{aligned}$ | LNK33x6 | 325 | 370 | 415 |  |
|  |  | di/dt $\mathrm{T}_{\mathrm{J}}$ | $\begin{aligned} & 610 \mathrm{~mA} / \mu \mathrm{s} \\ & = \\ & =25^{\circ} \mathrm{C} \end{aligned}$ |  | 408 | 464 | 520 |  |
|  |  | $\mathrm{di} / \mathrm{dt}$ | $\begin{aligned} & =95 \mathrm{~mA} / \mu \mathrm{s} \\ & =25^{\circ} \mathrm{C} \end{aligned}$ | LNK33x7 | 545 | 620 | 695 |  |
|  |  | $\mathrm{di} / \mathrm{dt}$ | $\begin{aligned} & 510 \mathrm{~mA} / \mu \mathrm{s} \\ & 25^{\circ} \mathrm{C} \end{aligned}$ |  | 730 | 830 | 930 |  |
| Minimum On-Time | $\mathrm{t}_{\text {on(min) }}$ | LNK33x2 <br> See Note I |  |  | 373 | 534 | 687 | ns |
|  |  | LNK33x4 See Note I |  |  | 356 | 475 | 594 |  |
|  |  | LNK33x6 See Note I |  |  | 442 | 591 | 734 |  |
|  |  | LNK33x7 <br> See Note I |  |  | 656 | 875 | 1094 |  |
| Leading Edge Blanking Time | $\mathrm{t}_{\text {Leb }}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ <br> See Note E |  |  | 300 | 450 |  | ns |
| Thermal Shutdown Temperature | $\mathrm{T}_{\text {SD }}$ | See Note F |  |  | 135 | 142 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Thermal Shutdown Hysteresis | $\mathrm{T}_{\text {SDH }}$ | See Note F |  |  |  | 75 |  | ${ }^{\circ} \mathrm{C}$ |
| Internal Soft-Start | $\mathrm{f}_{\text {osc(CC) }}$ | LNK33xx | Soft-Start Period, See Note E |  |  | 256 |  | Cycles |
|  |  |  | Soft-Start Frequency |  |  | 33 |  | kHz |


| Parameter | Symbol | Conditions SOURCE $=0 \mathrm{~V}$ $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ (Unless Otherwise Specified) |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output |  |  |  |  |  |  |  |
| On-State Resistance | $\mathrm{R}_{\text {DS(ON) }}$ | $\begin{gathered} \text { LNK } 33 \times 2 \\ \mathrm{I}_{\mathrm{D}}=13 \mathrm{~mA} \end{gathered}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 48 | 55.2 | $\Omega$ |
|  |  |  | $\mathrm{T}_{\mathrm{j}}=100^{\circ} \mathrm{C}$ |  | 76 | 88.4 |  |
|  |  | $\begin{gathered} \mathrm{LNK} 33 \times 4 \\ \mathrm{I}_{\mathrm{D}}=25 \mathrm{~mA} \end{gathered}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 24 | 27.6 |  |
|  |  |  | $\mathrm{T}_{\mathrm{j}}=100{ }^{\circ} \mathrm{C}$ |  | 38 | 44.2 |  |
|  |  | $\begin{gathered} \mathrm{LNK} 33 \times 6 \\ \mathrm{I}_{\mathrm{D}}=45 \mathrm{~mA} \end{gathered}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 7 | 8.1 |  |
|  |  |  | $\mathrm{T}_{\mathrm{j}}=100^{\circ} \mathrm{C}$ |  | 11 | 12.9 |  |
|  |  | $\begin{gathered} \mathrm{LNK} 33 \times 7 \\ \mathrm{I}_{\mathrm{D}}=45 \mathrm{~mA} \end{gathered}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 7 | 8.1 |  |
|  |  |  | $\mathrm{T}_{\mathrm{j}}=10{ }^{\circ} \mathrm{C}$ |  | 11 | 12.9 |  |
| Off-State Drain Leakage Current | $\mathrm{I}_{\text {DSS1 }}$ | $\begin{gathered} \mathrm{V}_{\mathrm{BP}}=5.4 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{FB}} \geq 2.1 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{DS}}=80 \% \mathrm{BV} \mathrm{DSS}^{T_{\mathrm{J}}}=125^{\circ} \mathrm{C} \end{gathered}$ |  |  |  | 200 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {DSS2 }}$ | $\begin{gathered} \mathrm{V}_{\text {BPP }}=5.4 \mathrm{~V} \\ \mathrm{~V}_{\text {DSS }}=325 \mathrm{~V} \\ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{gathered}$ |  |  | 15 |  |  |
| Breakdown Voltage | $B V_{\text {DSs }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{BP}}=5.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{FB}} \geq 2.1 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{aligned}$ | LNK33xx | 725 |  |  | V |
| DRAIN Pin Supply Voltage |  | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 18 |  |  | V |
| Auto-Restart ON-Time | $\mathrm{t}_{\text {AR(ON) }}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$See Note G |  |  | 50 |  | ms |
| Auto-Restart OFF-Time | $\mathrm{t}_{\text {AR(OFF) }}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \\ & \text { See Note } \mathrm{G} \end{aligned}$ | First Off Periods |  | 150 |  | ms |
|  |  |  | Subsequent Periods |  | 1500 |  |  |
| Auto-Restart Duty Cycle | DC ${ }_{\text {AR }}$ | Subsequent Periods |  |  | 3 |  | \% |


| Parameter | Symbol | Conditions SOURCE $=0 \mathrm{~V}$ $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ (Unless Otherwise Specified) | Min | Tур | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Z1/Z2 Function |  |  |  |  |  |  |
| Supply Current | $\mathrm{I}_{\text {SUPPLY }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  | 22 | $\mu \mathrm{A}$ |
| Saturation Current <br> (See Note E, J) | $\mathrm{I}_{\text {DSAT }}$ | LNK331x only | 2.5 |  |  | mA |
| AC Removal Detection Time | $\mathrm{t}_{\text {Det }}$ | Line Cycle Frequency $47-63 \mathrm{~Hz}$ LNK331x only |  | 22 | 34 | ms |

NOTES:
A. Total current consumption is the sum of $\mathrm{I}_{51}$ and $\mathrm{I}_{\text {DSs }}$ when FEEDBACK pin voltage is $=2.1 \mathrm{~V}$ (MOSFET not switching) and the sum of $\mathrm{I}_{\mathrm{S} 2}$ and $\mathrm{I}_{\text {sss }}$ when FEEDBACK pin is shorted to SOURCE (MOSFET switching).
B. Since the output MOSFET is switching, it is difficult to isolate the switching current from the supply current at the DRAIN. An alternative is to measure the BYPASS pin current at 5.1 V .
C. This current is only intended to supply an optional optocoupler connected between the BYPASS and FEEDBACK pins and not any other external circuitry.
D. For current limit at other di/dt values, refer to Figures 21 and 22.
E. This parameter is guaranteed by design.
F. This parameter is derived from characterization.
G. Auto-restart on time has the same temperature characteristics as the oscillator (inversely proportional to frequency).
H. The $\mathrm{BP} / \mathrm{M}$ capacitor value tolerance should be equal or better than indicated below across the ambient temperature range of the target application.
I. Measured using circuit in Figure 12 with $50 \Omega$ drain pull-up. The width of the drain pulse is measured as the time from $\mathrm{V}_{\text {FALL }}=42 \mathrm{~V}$ to $\mathrm{V}_{\text {RISE }}=40 \mathrm{~V}(\mathrm{VDR}=50 \mathrm{~V})$, for $\mathrm{LNK} 33 \times 6 / \times 5 / \times 4$ and as the time from $\mathrm{V}_{\text {FALL }}=32 \mathrm{~V}$ to $\mathrm{V}_{\text {RISE }}=30 \mathrm{~V}$ on rising edge ( $\mathrm{VDR}=35 \mathrm{~V}$ ), for LNK33x2.
J. Saturation current specifications ensure a natural RC discharge characteristic at all voltages up to 265 VAC peak with total external series resistor values $7.5 \mathrm{M} \Omega$ to $142 \mathrm{k} \Omega$

| Nominal BP/M Pin <br> Capacitor Value | Tolerance Relative to Minimal <br> Capacitor Value |  |
| :---: | :---: | :---: |
|  | Minimum | Maximum |
| $0.1 \mu \mathrm{~F}$ | $-60 \%$ | $+100 \%$ |
| $1 \mu \mathrm{~F}$ | $-50 \%$ | $+100 \%$ |

Recommended to use at least $10 \mathrm{~V} / 0805$ / X7R SMD MLCC.


Figure 22. LinkSwitch-TNZ General Test Circuit.


Figure 23. LinkSwitch-TNZ Duty Cycle Measurement.


Figure 24. LinkSwitch-TNZ Minimum On-Time Test Circuit.


Figure 25. LinkSwitch-TNZ Minimum On-Time Measurement.


## SO-8C (D) PACKAGE MARKING


A. Power Integrations Registered Trademark
B. Assembly Date Code (last two digits of year followed by 2-digit work week)
C. Product Identification (Part \#/Package Type)
D. Lot Identification Code

## MSL Table

| Part Number | MSL Rating |
| :---: | :---: |
| LNK33x2D | 3 |
| LNK33x4D | 3 |
| LNK33x6D | 3 |
| LNK33x7D | 3 |

## ESD and Latch-Up Table

| Test | Conditions | Results |
| :---: | :---: | :--- |
| Latch-up at $125^{\circ} \mathrm{C}$ | JESD78D | $> \pm 100 \mathrm{~mA}$ or $>1.5 \times \mathrm{V}_{\text {MAX }}$ on all pins |
| Human Body Model ESD | ANSI/ESDA/JEDEC JS-001-2014 |  <br> CNK $33 \times 2 \times 1.5 \mathrm{kV}$ |
| Charge Device Model ESD | ANSI/ESDA/JEDEC JS-002-2014 | $> \pm 200 \mathrm{~V}$ on all pins |

## Part Ordering Information



Notes

| Revision | Notes | Date |
| :---: | :--- | :---: |
| B | Code A release. | $12 / 20$ |
| C | Added Family part numbers and size 7 parameter updates. | $03 / 21$ |
| C | Corrected Diode references in Feedback Diode D3 section on page 7. | $05 / 21$ |
| D | Added EN/IEC 62368-1 certification bullet point on page 1. | $06 / 21$ |

## For the latest updates, visit our website: www.power.com

Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS.

## Patent Information

The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations patents may be found at www.power.com. Power Integrations grants its customers a license under certain patent rights as set forth at www.power.com/ip.htm.

## Life Support Policy

POWER INTEGRATIONS PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF POWER INTEGRATIONS. As used herein:

1. A Life support device or system is one which, (i) is intended for surgical implant into the body, or (ii) supports or sustains life, and (iii) whose failure to perform, when properly used in accordance with instructions for use, can be reasonably expected to result in significant injury or death to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Power Integrations, the Power Integrations logo, CAPZero, ChiPhy, CHY, DPA-Switch, EcoSmart, E-Shield, eSIP, eSOP, HiperPLC, HiperPFS, HiperTFS, InnoSwitch, Innovation in Power Conversion, InSOP, LinkSwitch, LinkZero, LYTSwitch, SENZero, TinySwitch, TOPSwitch, PI, PI Expert, PowiGaN, SCALE, SCALE-1, SCALE-2, SCALE-3 and SCALE-iDriver, are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. ©2021, Power Integrations, Inc.

## Power Integrations Worldwide Sales Support Locations

## World Headquarters

5245 Hellyer Avenue San Jose, CA 95138, USA
Main: +1-408-414-9200
Customer Service:
Worldwide: +1-65-635-64480
Americas: +1-408-414-9621
e-mail: usasales@power.com
China (Shanghai)
Rm 2410, Charity Plaza, No. 88
North Caoxi Road
Shanghai, PRC 200030
Phone: +86-21-6354-6323
e-mail: chinasales@power.com

## China (Shenzhen)

17/F, Hivac Building, No. 2, Keji Nan 8th Road, Nanshan District, Shenzhen, China, 518057
Phone: +86-755-8672-8689
e-mail: chinasales@power.com

Germany (AC-DC/LED Sales)
Einsteinring 24
85609 Dornach/Aschheim
Germany
Tel: +49-89-5527-39100
e-mail: eurosales@power.com
Germany (Gate Driver Sales)
HellwegForum 3
59469 Ense
Germany
Tel: +49-2938-64-39990
e-mail: igbt-driver.sales@power.com

## India

\#1, 14th Main Road
Vasanthanagar
Bangalore-560052 India
Phone: +91-80-4113-8020
e-mail: indiasales@power.com

## Italy

Via Milanese 20, 3rd. Fl. 20099 Sesto San Giovanni (MI) Italy
Phone: +39-024-550-8701
e-mail: eurosales@power.com

## Japan

Yusen Shin-Yokohama 1-chome Bldg
1-7-9, Shin-Yokohama, Kohoku-ku
Yokohama-shi,
Kanagawa 222-0033 Japan
Phone: +81-45-471-1021
e-mail: japansales@power.com

## Korea

RM 602, 6FL
Korea City Air Terminal B/D, 159-6
Samsung-Dong, Kangnam-Gu,
Seoul, 135-728, Korea
Phone: +82-2-2016-6610
e-mail: koreasales@power.com

## Singapore

51 Newton Road
\#19-01/05 Goldhill Plaza
Singapore, 308900
Phone: +65-6358-2160
e-mail: singaporesales@power.com
Taiwan
5F, No. 318, Nei Hu Rd., Sec. 1
Nei Hu Dist.
Taipei 11493, Taiwan R.O.C.
Phone: +886-2-2659-4570
e-mail: taiwansales@power.com
UK
Building 5, Suite 21
The Westbrook Centre
Milton Road
Cambridge
CB4 1YG
Phone: +44 (0) 7823-557484
e-mail: eurosales@power.com

# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Power Integrations:
LNK3302D-TL LNK3304D-TL LNK3306D-TL LNK3307D-TL LNK3312D-TL LNK3314D-TL LNK3316D-TL LNK3317D-TL

